A New Screening Method for Alleviating Transient Current Imbalance of Paralleled SiC MOSFETs
编号:196 访问权限:公开 更新:2020-10-28 08:42:52 浏览:317次 张贴报告

报告开始:2020年11月04日 14:55(Asia/Shanghai)

报告时间:5min

所在会场:[G] Poster session [G2] Poster Session 2 and Poster Session 7

摘要
Due to material defects and immature process technology, the current level of SiC MOSFET is significantly lower than that of Si IGBT. Connecting multiple chips in parallel has become a common method to increase the current level. The existing chip classification principles are based on the premise that the module or circuit layout is completely symmetrical. However, in practice, it is very difficult for the layout to achieve complete symmetrical parallel branches, especially when many chips are connected in parallel. Therefore, this paper establishes a parallel current sharing model of SiC MOSFETs and proposes a chip screening method considering the influence of mismatched parasitic inductance induced by asymmetric layout of each chips. Finally, the effectiveness of the chip classification method considering the asymmetry of the layout is verified through experiments.
关键词
Classification, current sharing, SiC MOSFET, parallel-connection, layout mismatch
报告人
Yizhe Liu
Hunan University

稿件作者
Yizhe Liu Hunan University
Xiaoping Dai Coresing Semiconductor Technology Co.,Ltd.
Xi Jiang Hunan University
Fang Qi Coresing Semiconductor Technology Co.,Ltd.
Yang Liu Coresing Semiconductor Technology Co.,Ltd.
Pan Ke Coresing Semiconductor Technology Co.,Ltd.
Yongzhi Wang Coresing Semiconductor Technology Co.,Ltd.
Jun Wang Hunan University
Zhong Zeng Hunan University
发表评论
验证码 看不清楚,更换一张
全部评论
重要日期
  • 会议日期

    11月02日

    2020

    11月04日

    2020

  • 10月27日 2020

    初稿截稿日期

  • 11月03日 2020

    报告提交截止日期

  • 11月04日 2020

    注册截止日期

  • 11月17日 2020

    终稿截稿日期

主办单位
IEEE IAS Student Chapter of Huazhong University of Science and Technology (HUST)
承办单位
Huazhong University of Science and Technology
联系方式
移动端
在手机上打开
小程序
打开微信小程序
客服
扫码或点此咨询